Area and Power Optimized D-flip flop and Subtractor

Authors

  • T. Subhashini, M. Kamaraju, K. Babulu

Abstract

Low power is essential in todays technology. It is most significant with high speed, small size and stability. So, power reduction is most important in modern technology using VLSI design techniques. Today most of the market necessities require low power, long run time and market which also deserve small size and high speed. In this paper several logic circuits DFF with 5 transistors and sub tractor circuit using powerless XOR gate and Groundless XNOR gates are implemented. In the proposed DFF, the area can be decreased by 62% & substarctor circuit, area decreased by 80% and power consumption of DFF and subtractor circuit are 15.4W and 13.76W respectively, but these are very less as compared to existing techniques.

Downloads

Published

2021-02-09

How to Cite

T. Subhashini, M. Kamaraju, K. Babulu. (2021). Area and Power Optimized D-flip flop and Subtractor. International Journal of Modern Agriculture, 10(1), 25-33. Retrieved from https://modern-journals.com/index.php/ijma/article/view/433

Issue

Section

Articles